speaker Project Status
Project File: Speaker.xise Parser Errors: No Errors
Module Name: speaker Implementation State: Programming File Generated
Target Device: xc6slx16-3csg324
  • Errors:
No Errors
Product Version:ISE 14.7
  • Warnings:
No Warnings
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 34 18,224 1%  
    Number used as Flip Flops 34      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 47 9,112 1%  
    Number used as logic 45 9,112 1%  
        Number using O6 output only 12      
        Number using O5 output only 7      
        Number using O5 and O6 26      
        Number used as ROM 0      
    Number used as Memory 0 2,176 0%  
    Number used exclusively as route-thrus 2      
        Number with same-slice register load 0      
        Number with same-slice carry load 1      
        Number with other load 1      
Number of occupied Slices 14 2,278 1%  
Number of MUXCYs used 40 4,556 1%  
Number of LUT Flip Flop pairs used 47      
    Number with an unused Flip Flop 14 47 29%  
    Number with an unused LUT 0 47 0%  
    Number of fully used LUT-FF pairs 33 47 70%  
    Number of unique control sets 3      
    Number of slice register sites lost
        to control set restrictions
14 18,224 1%  
Number of bonded IOBs 12 232 5%  
    Number of LOCed IOBs 12 12 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 1 16 6%  
    Number used as BUFGs 1      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 248 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 0 248 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 2.58      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrent週二 五月 3 16:52:37 2016002 Infos (0 new)
Translation ReportCurrent週二 五月 3 16:52:46 2016000
Map ReportCurrent週二 五月 3 16:53:02 2016006 Infos (0 new)
Place and Route ReportCurrent週二 五月 3 16:53:11 2016003 Infos (0 new)
Power Report     
Post-PAR Static Timing ReportCurrent週二 五月 3 16:53:18 2016004 Infos (0 new)
Bitgen ReportCurrent週二 五月 3 16:53:28 2016000
 
Secondary Reports [-]
Report NameStatusGenerated
ISIM Simulator LogOut of Date週日 五月 1 00:12:06 2016
WebTalk ReportCurrent週二 五月 3 16:53:29 2016
WebTalk Log FileCurrent週二 五月 3 16:53:41 2016

Date Generated: 05/30/201