serializer Project Status (05/02/2016 - 18:13:42)
Project File: Speaker.xise Parser Errors: No Errors
Module Name: exp1 Implementation State: Programming File Generated
Target Device: xc6slx16-3csg324
  • Errors:
 
Product Version:ISE 14.7
  • Warnings:
 
Design Goal: Balanced
  • Routing Results:
 
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
 
Environment: System Settings
  • Final Timing Score:
  
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 34 18,224 1%  
    Number used as Flip Flops 34      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 44 9,112 1%  
    Number used as logic 43 9,112 1%  
        Number using O6 output only 9      
        Number using O5 output only 7      
        Number using O5 and O6 27      
        Number used as ROM 0      
    Number used as Memory 0 2,176 0%  
    Number used exclusively as route-thrus 1      
        Number with same-slice register load 0      
        Number with same-slice carry load 1      
        Number with other load 0      
Number of occupied Slices 13 2,278 1%  
Number of MUXCYs used 40 4,556 1%  
Number of LUT Flip Flop pairs used 44      
    Number with an unused Flip Flop 11 44 25%  
    Number with an unused LUT 0 44 0%  
    Number of fully used LUT-FF pairs 33 44 75%  
    Number of unique control sets 3      
    Number of slice register sites lost
        to control set restrictions
14 18,224 1%  
Number of bonded IOBs 10 232 4%  
    Number of LOCed IOBs 10 10 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 1 16 6%  
    Number used as BUFGs 1      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 248 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 0 248 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 2.54      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrent週一 五月 2 17:35:26 2016   
Translation ReportCurrent週一 五月 2 17:35:33 2016   
Map ReportCurrent週一 五月 2 17:35:41 2016   
Place and Route ReportCurrent週一 五月 2 17:35:48 2016   
CPLD Fitter Report (Text)     
Power Report     
Post-PAR Static Timing ReportCurrent週一 五月 2 17:35:55 2016   
Bitgen ReportCurrent週一 五月 2 17:36:03 2016   
 
Secondary Reports [-]
Report NameStatusGenerated
ISIM Simulator LogOut of Date週日 五月 1 00:12:06 2016
WebTalk ReportCurrent週一 五月 2 18:13:34 2016
WebTalk Log FileCurrent週一 五月 2 18:13:41 2016

Date Generated: 05/02/201