shiftReg Project Status (03/20/2016 - 10:02:05)
Project File: Shifting_Displays.xise Parser Errors: No Errors
Module Name: shiftReg Implementation State: Programming File Generated
Target Device: xc6slx16-3csg324
  • Errors:
 
Product Version:ISE 14.7
  • Warnings:
 
Design Goal: Balanced
  • Routing Results:
 
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
 
Environment: System Settings
  • Final Timing Score:
  
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 33 18,224 1%  
    Number used as Flip Flops 33      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 29 9,112 1%  
    Number used as logic 24 9,112 1%  
        Number using O6 output only 0      
        Number using O5 output only 23      
        Number using O5 and O6 1      
        Number used as ROM 0      
    Number used as Memory 0 2,176 0%  
    Number used exclusively as route-thrus 5      
        Number with same-slice register load 4      
        Number with same-slice carry load 1      
        Number with other load 0      
Number of occupied Slices 8 2,278 1%  
Number of MUXCYs used 28 4,556 1%  
Number of LUT Flip Flop pairs used 29      
    Number with an unused Flip Flop 0 29 0%  
    Number with an unused LUT 0 29 0%  
    Number of fully used LUT-FF pairs 29 29 100%  
    Number of unique control sets 2      
    Number of slice register sites lost
        to control set restrictions
7 18,224 1%  
Number of bonded IOBs 10 232 4%  
    Number of LOCed IOBs 10 10 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 1 16 6%  
    Number used as BUFGs 1      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 248 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 0 248 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 2.00      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrent週日 三月 20 00:04:44 2016   
Translation ReportCurrent週日 三月 20 00:04:51 2016   
Map ReportCurrent週日 三月 20 00:05:00 2016   
Place and Route ReportCurrent週日 三月 20 00:05:07 2016   
CPLD Fitter Report (Text)     
Power Report     
Post-PAR Static Timing ReportCurrent週日 三月 20 00:05:13 2016   
Bitgen ReportCurrent週日 三月 20 00:05:22 2016   
 
Secondary Reports [-]
Report NameStatusGenerated
ISIM Simulator LogOut of Date週六 三月 19 15:45:56 2016
WebTalk ReportCurrent週日 三月 20 10:01:56 2016
WebTalk Log FileCurrent週日 三月 20 10:02:03 2016

Date Generated: 03/20/201