final_exam Project Status (06/11/2015 - 17:27:27)
Project File: final_exam.xise Parser Errors: No Errors
Module Name: final_exam Implementation State: Programming File Generated
Target Device: xc6slx16-3csg324
  • Errors:
 
Product Version:ISE 14.7
  • Warnings:
 
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 155 18,224 1%  
    Number used as Flip Flops 155      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 80 9,112 1%  
    Number used as logic 75 9,112 1%  
        Number using O6 output only 16      
        Number using O5 output only 23      
        Number using O5 and O6 36      
        Number used as ROM 0      
    Number used as Memory 0 2,176 0%  
    Number used exclusively as route-thrus 5      
        Number with same-slice register load 4      
        Number with same-slice carry load 1      
        Number with other load 0      
Number of occupied Slices 47 2,278 2%  
Number of MUXCYs used 28 4,556 1%  
Number of LUT Flip Flop pairs used 146      
    Number with an unused Flip Flop 19 146 13%  
    Number with an unused LUT 66 146 45%  
    Number of fully used LUT-FF pairs 61 146 41%  
    Number of unique control sets 4      
    Number of slice register sites lost
        to control set restrictions
21 18,224 1%  
Number of bonded IOBs 47 232 20%  
    Number of LOCed IOBs 39 47 82%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 4 16 25%  
    Number used as BUFGs 4      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 248 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 0 248 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 2.58      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrent週四 六月 11 17:26:49 201503 Warnings (0 new)3 Infos (0 new)
Translation ReportCurrent週四 六月 11 17:26:53 2015000
Map ReportCurrent週四 六月 11 17:27:02 2015   
Place and Route ReportCurrent週四 六月 11 17:27:09 2015003 Infos (0 new)
Power Report     
Post-PAR Static Timing ReportCurrent週四 六月 11 17:27:14 2015004 Infos (0 new)
Bitgen ReportCurrent週四 六月 11 17:27:21 2015000
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrent週四 六月 11 17:27:22 2015
WebTalk Log FileCurrent週四 六月 11 17:27:27 2015

Date Generated: 06/11/2015 -