timer Project Status (05/15/2015 - 02:01:25)
Project File: Lab8_2.xise Parser Errors: No Errors
Module Name: timer Implementation State: Programming File Generated
Target Device: xc6slx16-3csg324
  • Errors:
No Errors
Product Version:ISE 14.7
  • Warnings:
33 Warnings (0 new)
Design Goal: Balanced
  • Routing Results:
All Signals Completely Routed
Design Strategy: Xilinx Default (unlocked)
  • Timing Constraints:
All Constraints Met
Environment: System Settings
  • Final Timing Score:
0  (Timing Report)
 
Device Utilization Summary [-]
Slice Logic UtilizationUsedAvailableUtilizationNote(s)
Number of Slice Registers 147 18,224 1%  
    Number used as Flip Flops 147      
    Number used as Latches 0      
    Number used as Latch-thrus 0      
    Number used as AND/OR logics 0      
Number of Slice LUTs 226 9,112 2%  
    Number used as logic 218 9,112 2%  
        Number using O6 output only 124      
        Number using O5 output only 72      
        Number using O5 and O6 22      
        Number used as ROM 0      
    Number used as Memory 0 2,176 0%  
    Number used exclusively as route-thrus 8      
        Number with same-slice register load 4      
        Number with same-slice carry load 4      
        Number with other load 0      
Number of occupied Slices 85 2,278 3%  
Number of MUXCYs used 88 4,556 1%  
Number of LUT Flip Flop pairs used 250      
    Number with an unused Flip Flop 115 250 46%  
    Number with an unused LUT 24 250 9%  
    Number of fully used LUT-FF pairs 111 250 44%  
    Number of unique control sets 8      
    Number of slice register sites lost
        to control set restrictions
29 18,224 1%  
Number of bonded IOBs 42 232 18%  
    Number of LOCed IOBs 42 42 100%  
Number of RAMB16BWERs 0 32 0%  
Number of RAMB8BWERs 0 64 0%  
Number of BUFIO2/BUFIO2_2CLKs 0 32 0%  
Number of BUFIO2FB/BUFIO2FB_2CLKs 0 32 0%  
Number of BUFG/BUFGMUXs 3 16 18%  
    Number used as BUFGs 3      
    Number used as BUFGMUX 0      
Number of DCM/DCM_CLKGENs 0 4 0%  
Number of ILOGIC2/ISERDES2s 0 248 0%  
Number of IODELAY2/IODRP2/IODRP2_MCBs 0 248 0%  
Number of OLOGIC2/OSERDES2s 0 248 0%  
Number of BSCANs 0 4 0%  
Number of BUFHs 0 128 0%  
Number of BUFPLLs 0 8 0%  
Number of BUFPLL_MCBs 0 4 0%  
Number of DSP48A1s 0 32 0%  
Number of ICAPs 0 1 0%  
Number of MCBs 0 2 0%  
Number of PCILOGICSEs 0 2 0%  
Number of PLL_ADVs 0 2 0%  
Number of PMVs 0 1 0%  
Number of STARTUPs 0 1 0%  
Number of SUSPEND_SYNCs 0 1 0%  
Average Fanout of Non-Clock Nets 3.38      
 
Performance Summary [-]
Final Timing Score: 0 (Setup: 0, Hold: 0) Pinout Data: Pinout Report
Routing Results: All Signals Completely Routed Clock Data: Clock Report
Timing Constraints: All Constraints Met    
 
Detailed Reports [-]
Report NameStatusGenerated ErrorsWarningsInfos
Synthesis ReportCurrent週五 五月 15 01:59:10 2015033 Warnings (0 new)11 Infos (0 new)
Translation ReportCurrent週五 五月 15 01:59:32 2015000
Map ReportCurrent週五 五月 15 02:00:06 2015006 Infos (0 new)
Place and Route ReportCurrent週五 五月 15 02:00:32 2015003 Infos (0 new)
Power Report     
Post-PAR Static Timing ReportCurrent週五 五月 15 02:00:48 2015004 Infos (0 new)
Bitgen ReportCurrent週五 五月 15 02:01:12 2015000
 
Secondary Reports [-]
Report NameStatusGenerated
WebTalk ReportCurrent週五 五月 15 02:01:14 2015
WebTalk Log FileCurrent週五 五月 15 02:01:26 2015

Date Generated: 06/11/2015 -