Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
 

 
Software Version and Target Device
Product Version: ISE:14.7 (WebPack) - P.20131013 Target Family: Spartan6
OS Platform: NT64 Target Device: xc6slx16
Project ID (random number) d96cc176c19a412192bec84ffaf3406b.EBA33F1AFFDE420D954C7023635BF5A8.1 Target Package: csg324
Registration ID 210913348_0_0_143 Target Speed: -3
Date Generated 2015-05-04T00:10:45 Tool Flow ISE
 
User Environment
OS Name Microsoft , 64-bit OS Release major release (build 9200)
CPU Name Intel(R) Core(TM) i7-4710HQ CPU @ 2.50GHz CPU Speed 2494 MHz
OS Name Microsoft , 64-bit OS Release major release (build 9200)
CPU Name Intel(R) Core(TM) i7-4710HQ CPU @ 2.50GHz CPU Speed 2494 MHz
 
Device Usage Statistics
Macro StatisticsMiscellaneous StatisticsNet StatisticsSite Usage
Adders/Subtractors=5
  • 25-bit adder=1
  • 4-bit adder=2
  • 4-bit addsub=1
  • 4-bit subtractor=1
Comparators=1
  • 8-bit comparator greater=1
Counters=2
  • 18-bit up counter=1
  • 25-bit up counter=1
Multiplexers=15
  • 1-bit 2-to-1 multiplexer=1
  • 4-bit 2-to-1 multiplexer=13
  • 4-bit 4-to-1 multiplexer=1
RAMs=2
  • 16x15-bit single-port distributed Read Only RAM=1
  • 4x4-bit single-port distributed Read Only RAM=1
Registers=43
  • Flip-Flops=43
MiscellaneousStatistics
  • AGG_BONDED_IO=22
  • AGG_IO=22
  • AGG_LOCED_IO=22
  • AGG_SLICE=48
  • NUM_BONDED_IOB=22
  • NUM_BSFULL=67
  • NUM_BSLUTONLY=75
  • NUM_BSREGONLY=4
  • NUM_BSUSED=146
  • NUM_BUFG=1
  • NUM_LOCED_IOB=22
  • NUM_LOGIC_O5ANDO6=14
  • NUM_LOGIC_O5ONLY=54
  • NUM_LOGIC_O6ONLY=71
  • NUM_LUT_RT_DRIVES_CARRY4=3
  • NUM_LUT_RT_EXO6=3
  • NUM_LUT_RT_O6=54
  • NUM_SLICEL=18
  • NUM_SLICEX=30
  • NUM_SLICE_CARRY4=17
  • NUM_SLICE_CONTROLSET=5
  • NUM_SLICE_CYINIT=213
  • NUM_SLICE_F7MUX=1
  • NUM_SLICE_FF=72
  • NUM_SLICE_UNUSEDCTRL=24
  • NUM_UNUSABLE_FF_BELS=24
NetStatistics
  • NumNets_Active=192
  • NumNets_Vcc=1
  • NumNodesOfType_Active_BOUNCEACROSS=8
  • NumNodesOfType_Active_BOUNCEIN=20
  • NumNodesOfType_Active_BUFGOUT=1
  • NumNodesOfType_Active_BUFHINP2OUT=2
  • NumNodesOfType_Active_CLKPIN=24
  • NumNodesOfType_Active_CLKPINFEED=2
  • NumNodesOfType_Active_CNTRLPIN=26
  • NumNodesOfType_Active_DOUBLE=129
  • NumNodesOfType_Active_GENERIC=21
  • NumNodesOfType_Active_GLOBAL=12
  • NumNodesOfType_Active_INPUT=15
  • NumNodesOfType_Active_IOBIN2OUT=18
  • NumNodesOfType_Active_IOBOUTPUT=18
  • NumNodesOfType_Active_LUTINPUT=393
  • NumNodesOfType_Active_OUTBOUND=160
  • NumNodesOfType_Active_OUTPUT=172
  • NumNodesOfType_Active_PADINPUT=16
  • NumNodesOfType_Active_PADOUTPUT=3
  • NumNodesOfType_Active_PINBOUNCE=75
  • NumNodesOfType_Active_PINFEED=458
  • NumNodesOfType_Active_QUAD=20
  • NumNodesOfType_Active_REGINPUT=7
  • NumNodesOfType_Active_SINGLE=220
  • NumNodesOfType_Vcc_GENERIC=3
  • NumNodesOfType_Vcc_HVCCOUT=25
  • NumNodesOfType_Vcc_IOBIN2OUT=3
  • NumNodesOfType_Vcc_IOBOUTPUT=3
  • NumNodesOfType_Vcc_LUTINPUT=68
  • NumNodesOfType_Vcc_PADINPUT=3
  • NumNodesOfType_Vcc_PINFEED=71
SiteStatistics
  • BUFG-BUFGMUX=1
  • IOB-IOBM=12
  • IOB-IOBS=10
  • SLICEL-SLICEM=7
  • SLICEX-SLICEL=7
  • SLICEX-SLICEM=4
SiteSummary
  • BUFG=1
  • BUFG_BUFG=1
  • CARRY4=17
  • FF_SR=2
  • HARD0=3
  • INVERTER=2
  • IOB=22
  • IOB_IMUX=3
  • IOB_INBUF=3
  • IOB_OUTBUF=19
  • LUT5=68
  • LUT6=142
  • PAD=22
  • REG_SR=70
  • SELMUX2_1=1
  • SLICEL=18
  • SLICEX=30
 
Configuration Data
FF_SR
  • CK=[CK:2] [CK_INV:0]
  • SRINIT=[SRINIT0:2]
  • SYNC_ATTR=[ASYNC:2]
IOB_OUTBUF
  • DRIVEATTRBOX=[12:19]
  • SLEW=[SLOW:19]
  • SUSPEND=[3STATE:19]
REG_SR
  • CK=[CK:70] [CK_INV:0]
  • LATCH_OR_FF=[FF:70]
  • SRINIT=[SRINIT0:70]
  • SYNC_ATTR=[ASYNC:70]
SLICEL
  • CLK=[CLK:5] [CLK_INV:0]
SLICEX
  • CLK=[CLK:19] [CLK_INV:0]
 
Pin Data
BUFG
  • I0=1
  • O=1
BUFG_BUFG
  • I0=1
  • O=1
CARRY4
  • CIN=14
  • CO3=14
  • CYINIT=3
  • DI0=15
  • DI1=14
  • DI2=14
  • DI3=14
  • O0=15
  • O1=13
  • O2=13
  • O3=13
  • S0=17
  • S1=15
  • S2=14
  • S3=14
FF_SR
  • CK=2
  • D=2
  • Q=2
  • SR=2
HARD0
  • 0=3
INVERTER
  • IN=2
  • OUT=2
IOB
  • I=3
  • O=19
  • PAD=22
IOB_IMUX
  • I=1
  • I_B=2
  • OUT=3
IOB_INBUF
  • OUT=3
  • PAD=3
IOB_OUTBUF
  • IN=19
  • OUT=19
LUT5
  • A1=4
  • A2=9
  • A3=9
  • A4=10
  • A5=8
  • O5=68
LUT6
  • A1=23
  • A2=43
  • A3=50
  • A4=73
  • A5=123
  • A6=141
  • O6=142
PAD
  • PAD=22
REG_SR
  • CE=2
  • CK=70
  • D=70
  • Q=70
  • SR=70
SELMUX2_1
  • 0=1
  • 1=1
  • OUT=1
  • S0=1
SLICEL
  • A=1
  • A1=1
  • A2=1
  • A3=1
  • A4=6
  • A5=12
  • A6=17
  • AMUX=10
  • AQ=5
  • B=1
  • B1=1
  • B2=1
  • B3=1
  • B4=5
  • B5=11
  • B6=16
  • BMUX=9
  • BQ=4
  • C1=1
  • C2=1
  • C3=1
  • C4=5
  • C5=11
  • C6=15
  • CIN=14
  • CLK=5
  • CMUX=10
  • COUT=14
  • CQ=4
  • CX=1
  • D1=1
  • D2=1
  • D3=1
  • D4=5
  • D5=11
  • D6=15
  • DMUX=9
  • DQ=4
  • SR=5
SLICEX
  • A=14
  • A1=9
  • A2=16
  • A3=19
  • A4=20
  • A5=26
  • A6=26
  • AMUX=4
  • AQ=14
  • AX=2
  • B=7
  • B1=4
  • B2=10
  • B3=10
  • B4=12
  • B5=19
  • B6=19
  • BMUX=4
  • BQ=14
  • BX=2
  • C=5
  • C1=4
  • C2=8
  • C3=10
  • C4=10
  • C5=16
  • C6=16
  • CE=2
  • CLK=19
  • CMUX=3
  • CQ=12
  • CX=1
  • D=5
  • D1=4
  • D2=8
  • D3=10
  • D4=10
  • D5=17
  • D6=17
  • DQ=13
  • DX=1
  • SR=19
 
Tool Usage
Command Line History
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc6slx16-csg324-3 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc6slx16-csg324-3 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -mt off <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 3 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
 
Software Quality
Run Statistics
Program NameRuns StartedRuns FinishedErrorsFatal ErrorsInternal ErrorsExceptionsCore Dumps
_impact 339 332 0 0 0 0 0
bitgen 299 299 0 0 0 0 0
map 297 297 0 0 0 0 0
netgen 1 1 0 0 0 0 0
ngc2edif 4 4 0 0 0 0 0
ngdbuild 314 311 0 0 0 0 0
par 295 295 0 0 0 0 0
trce 294 294 0 0 0 0 0
xps 2 0 0 0 0 0 0
xst 457 442 0 0 0 0 0
 
Help Statistics
Help files
/doc/usenglish/isehelp/ite_c_overview.htm ( 2 ) /doc/usenglish/isehelp/spartan6/libs_le_acc16.htm ( 1 )
 
Project Statistics
PROP_Enable_Message_Filtering=false PROP_FitterReportFormat=HTML
PROP_LastAppliedGoal=Balanced PROP_LastAppliedStrategy=Xilinx Default (unlocked)
PROP_ManualCompileOrderImp=false PROP_PropSpecInProjFile=Store all values
PROP_Simulator=ISim (VHDL/Verilog) PROP_SynthTopFile=changed
PROP_Top_Level_Module_Type=HDL PROP_UseSmartGuide=false
PROP_UserConstraintEditorPreference=Text Editor PROP_intProjectCreationTimestamp=2015-05-04T00:00:52
PROP_intWbtProjectID=EBA33F1AFFDE420D954C7023635BF5A8 PROP_intWbtProjectIteration=1
PROP_intWorkingDirLocWRTProjDir=Same PROP_intWorkingDirUsed=No
PROP_AutoTop=true PROP_DevFamily=Spartan6
PROP_DevDevice=xc6slx16 PROP_DevFamilyPMName=spartan6
PROP_DevPackage=csg324 PROP_Synthesis_Tool=XST (VHDL/Verilog)
PROP_DevSpeed=-3 PROP_PreferredLanguage=Verilog
FILE_UCF=1 FILE_VERILOG=10
 
Unisim Statistics
NGDBUILD_PRE_UNISIM_SUMMARY
NGDBUILD_NUM_BUFGP=1 NGDBUILD_NUM_FDC=70 NGDBUILD_NUM_FDCE=2 NGDBUILD_NUM_GND=1
NGDBUILD_NUM_IBUF=2 NGDBUILD_NUM_INV=5 NGDBUILD_NUM_LUT1=57 NGDBUILD_NUM_LUT2=34
NGDBUILD_NUM_LUT3=1 NGDBUILD_NUM_LUT4=17 NGDBUILD_NUM_LUT5=20 NGDBUILD_NUM_LUT6=21
NGDBUILD_NUM_MUXCY=57 NGDBUILD_NUM_MUXF7=1 NGDBUILD_NUM_OBUF=19 NGDBUILD_NUM_VCC=1
NGDBUILD_NUM_XORCY=54
NGDBUILD_POST_UNISIM_SUMMARY
NGDBUILD_NUM_BUFG=1 NGDBUILD_NUM_FDC=70 NGDBUILD_NUM_FDCE=2 NGDBUILD_NUM_GND=1
NGDBUILD_NUM_IBUF=2 NGDBUILD_NUM_IBUFG=1 NGDBUILD_NUM_INV=5 NGDBUILD_NUM_LUT1=57
NGDBUILD_NUM_LUT2=34 NGDBUILD_NUM_LUT3=1 NGDBUILD_NUM_LUT4=17 NGDBUILD_NUM_LUT5=20
NGDBUILD_NUM_LUT6=21 NGDBUILD_NUM_MUXCY=57 NGDBUILD_NUM_MUXF7=1 NGDBUILD_NUM_OBUF=19
NGDBUILD_NUM_VCC=1 NGDBUILD_NUM_XORCY=54
 
XST Command Line Options
XST_OPTION_SUMMARY
-ifn=<fname>.prj -ofn=<design_top> -ofmt=NGC -p=xc6slx16-3-csg324
-top=<design_top> -opt_mode=Speed -opt_level=1 -power=NO
-iuc=NO -keep_hierarchy=No -netlist_hierarchy=As_Optimized -rtlview=Yes
-glob_opt=AllClockNets -read_cores=YES -write_timing_constraints=NO -cross_clock_analysis=NO
-bus_delimiter=<> -slice_utilization_ratio=100 -bram_utilization_ratio=100 -dsp_utilization_ratio=100
-reduce_control_sets=Auto -fsm_extract=YES -fsm_encoding=Auto -safe_implementation=No
-fsm_style=LUT -ram_extract=Yes -ram_style=Auto -rom_extract=Yes
-shreg_extract=YES -rom_style=Auto -auto_bram_packing=NO -resource_sharing=YES
-async_to_sync=NO -use_dsp48=Auto -iobuf=YES -max_fanout=100000
-bufg=16 -register_duplication=YES -register_balancing=No -optimize_primitives=NO
-use_clock_enable=Auto -use_sync_set=Auto -use_sync_reset=Auto -iob=Auto
-equivalent_register_removal=YES -slice_utilization_ratio_maxmargin=5