Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
 

 
Software Version and Target Device
Product Version: ISE:14.7 (WebPack) - P.20131013 Target Family: Spartan6
OS Platform: NT64 Target Device: xc6slx16
Project ID (random number) d96cc176c19a412192bec84ffaf3406b.13FB9E91686F486F88A6D5243A2B8C23.1 Target Package: csg324
Registration ID 210913348_0_0_143 Target Speed: -3
Date Generated 2015-03-31T20:39:22 Tool Flow ISE
 
User Environment
OS Name Microsoft , 64-bit OS Release major release (build 9200)
CPU Name Intel(R) Core(TM) i7-4710HQ CPU @ 2.50GHz CPU Speed 2494 MHz
OS Name Microsoft , 64-bit OS Release major release (build 9200)
CPU Name Intel(R) Core(TM) i7-4710HQ CPU @ 2.50GHz CPU Speed 2494 MHz
 
Device Usage Statistics
Macro StatisticsMiscellaneous StatisticsNet StatisticsSite Usage
Adders/Subtractors=1
  • 25-bit adder=1
Counters=2
  • 4-bit down counter=2
Multiplexers=1
  • 4-bit 3-to-1 multiplexer=1
RAMs=2
  • 16x15-bit single-port distributed Read Only RAM=1
  • 4x4-bit single-port distributed Read Only RAM=1
Registers=25
  • Flip-Flops=25
MiscellaneousStatistics
  • AGG_BONDED_IO=21
  • AGG_IO=21
  • AGG_LOCED_IO=21
  • AGG_SLICE=17
  • NUM_BONDED_IOB=21
  • NUM_BSFULL=29
  • NUM_BSLUTONLY=15
  • NUM_BSUSED=44
  • NUM_BUFG=1
  • NUM_LOCED_IOB=21
  • NUM_LOGIC_O5ANDO6=5
  • NUM_LOGIC_O5ONLY=23
  • NUM_LOGIC_O6ONLY=15
  • NUM_LUT_RT_DRIVES_CARRY4=1
  • NUM_LUT_RT_EXO6=1
  • NUM_LUT_RT_O6=23
  • NUM_SLICEL=7
  • NUM_SLICEX=10
  • NUM_SLICE_CARRY4=7
  • NUM_SLICE_CONTROLSET=3
  • NUM_SLICE_CYINIT=73
  • NUM_SLICE_FF=31
  • NUM_SLICE_UNUSEDCTRL=8
  • NUM_UNUSABLE_FF_BELS=17
NetStatistics
  • NumNets_Active=78
  • NumNets_Vcc=1
  • NumNodesOfType_Active_BOUNCEACROSS=2
  • NumNodesOfType_Active_BOUNCEIN=9
  • NumNodesOfType_Active_BUFGOUT=1
  • NumNodesOfType_Active_BUFHINP2OUT=1
  • NumNodesOfType_Active_CLKPIN=9
  • NumNodesOfType_Active_CLKPINFEED=1
  • NumNodesOfType_Active_CNTRLPIN=10
  • NumNodesOfType_Active_DOUBLE=29
  • NumNodesOfType_Active_GENERIC=17
  • NumNodesOfType_Active_GLOBAL=8
  • NumNodesOfType_Active_INPUT=7
  • NumNodesOfType_Active_IOBIN2OUT=15
  • NumNodesOfType_Active_IOBOUTPUT=15
  • NumNodesOfType_Active_LUTINPUT=119
  • NumNodesOfType_Active_OUTBOUND=50
  • NumNodesOfType_Active_OUTPUT=57
  • NumNodesOfType_Active_PADINPUT=14
  • NumNodesOfType_Active_PADOUTPUT=2
  • NumNodesOfType_Active_PINBOUNCE=20
  • NumNodesOfType_Active_PINFEED=152
  • NumNodesOfType_Active_QUAD=12
  • NumNodesOfType_Active_SINGLE=61
  • NumNodesOfType_Vcc_GENERIC=5
  • NumNodesOfType_Vcc_HVCCOUT=14
  • NumNodesOfType_Vcc_IOBIN2OUT=5
  • NumNodesOfType_Vcc_IOBOUTPUT=5
  • NumNodesOfType_Vcc_LUTINPUT=28
  • NumNodesOfType_Vcc_PADINPUT=5
  • NumNodesOfType_Vcc_PINFEED=33
SiteStatistics
  • BUFG-BUFGMUX=1
  • IOB-IOBM=12
  • IOB-IOBS=9
  • SLICEX-SLICEL=3
  • SLICEX-SLICEM=2
SiteSummary
  • BUFG=1
  • BUFG_BUFG=1
  • CARRY4=7
  • FF_SR=2
  • HARD0=1
  • INVERTER=1
  • IOB=21
  • IOB_IMUX=2
  • IOB_INBUF=2
  • IOB_OUTBUF=19
  • LUT5=28
  • LUT6=44
  • PAD=21
  • REG_SR=29
  • SLICEL=7
  • SLICEX=10
 
Configuration Data
FF_SR
  • CK=[CK:2] [CK_INV:0]
  • SRINIT=[SRINIT0:1] [SRINIT1:1]
  • SYNC_ATTR=[ASYNC:2]
IOB_OUTBUF
  • DRIVEATTRBOX=[12:19]
  • SLEW=[SLOW:19]
  • SUSPEND=[3STATE:19]
REG_SR
  • CK=[CK:29] [CK_INV:0]
  • LATCH_OR_FF=[FF:29]
  • SRINIT=[SRINIT0:28] [SRINIT1:1]
  • SYNC_ATTR=[ASYNC:29]
SLICEL
  • CLK=[CLK:7] [CLK_INV:0]
SLICEX
  • CLK=[CLK:2] [CLK_INV:0]
 
Pin Data
BUFG
  • I0=1
  • O=1
BUFG_BUFG
  • I0=1
  • O=1
CARRY4
  • CIN=6
  • CO3=6
  • CYINIT=1
  • DI0=6
  • DI1=6
  • DI2=6
  • DI3=6
  • O0=7
  • O1=6
  • O2=6
  • O3=6
  • S0=7
  • S1=6
  • S2=6
  • S3=6
FF_SR
  • CE=1
  • CK=2
  • D=2
  • Q=2
  • SR=2
HARD0
  • 0=1
INVERTER
  • IN=1
  • OUT=1
IOB
  • I=2
  • O=19
  • PAD=21
IOB_IMUX
  • I=1
  • I_B=1
  • OUT=2
IOB_INBUF
  • OUT=2
  • PAD=2
IOB_OUTBUF
  • IN=19
  • OUT=19
LUT5
  • A1=1
  • A2=2
  • A3=2
  • A4=4
  • A5=4
  • O5=28
LUT6
  • A1=13
  • A2=14
  • A3=16
  • A4=43
  • A5=18
  • A6=43
  • O6=44
PAD
  • PAD=21
REG_SR
  • CE=1
  • CK=29
  • D=29
  • Q=29
  • SR=29
SLICEL
  • A4=7
  • A6=6
  • AQ=7
  • B4=6
  • B6=6
  • BQ=6
  • C4=6
  • C6=6
  • CIN=6
  • CLK=7
  • COUT=6
  • CQ=6
  • D4=6
  • D6=6
  • DQ=6
  • SR=7
SLICEX
  • A=7
  • A1=7
  • A2=7
  • A3=7
  • A4=9
  • A5=9
  • A6=9
  • AMUX=3
  • AQ=2
  • B=1
  • B2=1
  • B3=1
  • B4=1
  • B5=1
  • B6=2
  • BMUX=1
  • BQ=1
  • C=3
  • C1=4
  • C2=4
  • C3=4
  • C4=4
  • C5=4
  • C6=4
  • CE=1
  • CLK=2
  • CQ=1
  • D=4
  • D1=2
  • D2=2
  • D3=4
  • D4=4
  • D5=4
  • D6=4
  • SR=2
 
Tool Usage
Command Line History
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc6slx16-csg324-3 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc6slx16-csg324-3 -w -logic_opt off -ol high -t 1 -xt 0 -register_duplication off -r 4 -global_opt off -mt off -ir off -pr off -lc off -power off -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -mt off <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 3 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
 
Software Quality
Run Statistics
Program NameRuns StartedRuns FinishedErrorsFatal ErrorsInternal ErrorsExceptionsCore Dumps
_impact 28 28 0 0 0 0 0
bitgen 22 22 0 0 0 0 0
map 22 22 0 0 0 0 0
netgen 1 1 0 0 0 0 0
ngdbuild 24 24 0 0 0 0 0
par 22 22 0 0 0 0 0
trce 22 22 0 0 0 0 0
xst 42 42 0 0 0 0 0
 
Help Statistics
Help files
/doc/usenglish/isehelp/spartan6/libs_le_acc16.htm ( 1 )
 
Project Statistics
PROP_Enable_Message_Filtering=false PROP_FitterReportFormat=HTML
PROP_LastAppliedGoal=Balanced PROP_LastAppliedStrategy=Xilinx Default (unlocked)
PROP_ManualCompileOrderImp=false PROP_PropSpecInProjFile=Store all values
PROP_Simulator=ISim (VHDL/Verilog) PROP_SynthTopFile=changed
PROP_Top_Level_Module_Type=HDL PROP_UseSmartGuide=false
PROP_UserConstraintEditorPreference=Text Editor PROP_intProjectCreationTimestamp=2015-03-31T20:32:05
PROP_intWbtProjectID=13FB9E91686F486F88A6D5243A2B8C23 PROP_intWbtProjectIteration=1
PROP_intWorkingDirLocWRTProjDir=Same PROP_intWorkingDirUsed=No
PROP_AutoTop=true PROP_DevFamily=Spartan6
PROP_DevDevice=xc6slx16 PROP_DevFamilyPMName=spartan6
PROP_DevPackage=csg324 PROP_Synthesis_Tool=XST (VHDL/Verilog)
PROP_DevSpeed=-3 PROP_PreferredLanguage=Verilog
FILE_UCF=1 FILE_VERILOG=5
 
Unisim Statistics
NGDBUILD_PRE_UNISIM_SUMMARY
NGDBUILD_NUM_BUFGP=1 NGDBUILD_NUM_FDC=29 NGDBUILD_NUM_FDPE=2 NGDBUILD_NUM_GND=1
NGDBUILD_NUM_IBUF=1 NGDBUILD_NUM_INV=3 NGDBUILD_NUM_LUT1=24 NGDBUILD_NUM_LUT2=4
NGDBUILD_NUM_LUT4=4 NGDBUILD_NUM_LUT5=2 NGDBUILD_NUM_LUT6=12 NGDBUILD_NUM_MUXCY=24
NGDBUILD_NUM_OBUF=19 NGDBUILD_NUM_VCC=1 NGDBUILD_NUM_XORCY=25
NGDBUILD_POST_UNISIM_SUMMARY
NGDBUILD_NUM_BUFG=1 NGDBUILD_NUM_FDC=29 NGDBUILD_NUM_FDPE=2 NGDBUILD_NUM_GND=1
NGDBUILD_NUM_IBUF=1 NGDBUILD_NUM_IBUFG=1 NGDBUILD_NUM_INV=3 NGDBUILD_NUM_LUT1=24
NGDBUILD_NUM_LUT2=4 NGDBUILD_NUM_LUT4=4 NGDBUILD_NUM_LUT5=2 NGDBUILD_NUM_LUT6=12
NGDBUILD_NUM_MUXCY=24 NGDBUILD_NUM_OBUF=19 NGDBUILD_NUM_VCC=1 NGDBUILD_NUM_XORCY=25
 
XST Command Line Options
XST_OPTION_SUMMARY
-ifn=<fname>.prj -ofn=<design_top> -ofmt=NGC -p=xc6slx16-3-csg324
-top=<design_top> -opt_mode=Speed -opt_level=1 -power=NO
-iuc=NO -keep_hierarchy=No -netlist_hierarchy=As_Optimized -rtlview=Yes
-glob_opt=AllClockNets -read_cores=YES -write_timing_constraints=NO -cross_clock_analysis=NO
-bus_delimiter=<> -slice_utilization_ratio=100 -bram_utilization_ratio=100 -dsp_utilization_ratio=100
-reduce_control_sets=Auto -fsm_extract=YES -fsm_encoding=Auto -safe_implementation=No
-fsm_style=LUT -ram_extract=Yes -ram_style=Auto -rom_extract=Yes
-shreg_extract=YES -rom_style=Auto -auto_bram_packing=NO -resource_sharing=YES
-async_to_sync=NO -use_dsp48=Auto -iobuf=YES -max_fanout=100000
-bufg=16 -register_duplication=YES -register_balancing=No -optimize_primitives=NO
-use_clock_enable=Auto -use_sync_set=Auto -use_sync_reset=Auto -iob=Auto
-equivalent_register_removal=YES -slice_utilization_ratio_maxmargin=5